XCF02S,XCF02SVO20C,XCF02SVOG20C

Part No.:
XCF02S,XCF02SVO20C,XCF02SVOG20C
Download:
Download
Description:
Platform Flash In-System Programmable Configuration PROMs
File Size:
1050 K
Page:
35 Pages
Logo:
Maker:
XILINX [ XILINX, INC ]
PCB Prototype

July 19, 2018:

XD010-14S-D4F

XE5690H

XR16M2752

Y-ConUSB-Stick-3

ZMSMH0130P00PMC

ZXTC2062E6TA

PCB Datasheet:1PCB Datasheet:1
35
R
Platform Flash In-System Programmable
Configuration PROMs
Product Specification
DS123 (v2.17) October 26, 2009
Features
In-System Programmable PROMs for Configuration of
Xilinx® FPGAs
Low-Power Advanced CMOS NOR Flash Process
Endurance of 20,000 Program/Erase Cycles
Operation over Full Industrial Temperature Range
(–40°C to +85°C)
IEEE Standard 1149.1/1532 Boundary-Scan (JTAG)
Support for Programming, Prototyping, and Testing
JTAG Command Initiation of Standard FPGA
Configuration
Cascadable for Storing Longer or Multiple Bitstreams
Dedicated Boundary-Scan (JTAG) I/O Power Supply (V
CCJ
)
I/O Pins Compatible with Voltage Levels Ranging From
1.8V to 3.3V
Design Support Using the Xilinx ISE® Alliance and
Foundation™ Software Packages
XCF01S/XCF02S/XCF04S
3.3V Supply Voltage
Serial FPGA Configuration Interface
Available in Small-Footprint VO20 and VOG20
Packages
1.8V Supply Voltage
Serial or Parallel FPGA Configuration Interface
Available in Small-Footprint VO48, VOG48, FS48,
and FSG48 Packages
Design Revision Technology Enables Storing and
Accessing Multiple Design Revisions for
Configuration
Built-In Data Decompressor Compatible with Xilinx
Advanced Compression Technology
XCF08P/XCF16P/XCF32P
Description
Xilinx introduces the Platform Flash series of in-system
programmable configuration PROMs. Available in
1 to 32 Mb densities, these PROMs provide an easy-to-use,
cost-effective, and reprogrammable method for storing large
Xilinx FPGA configuration bitstreams. The Platform Flash
PROM series includes both the 3.3V XCFxxS PROM and
the 1.8V XCFxxP PROM. The XCFxxS version includes
4 Mb, 2 Mb, and 1 Mb PROMs that support Master Serial
and Slave Serial FPGA configuration modes (Figure
1,
page 2).
The XCFxxP version includes 32 Mb, 16 Mb, and
Table 1:
Platform Flash PROM Features
Device
XCF01S
XCF02S
XCF04S
XCF08P
XCF16P
XCF32P
Density V
CCINT
V
CCO
Range
(Mb)
(V)
(V)
1
2
4
8
16
32
3.3
3.3
3.3
1.8
1.8
1.8
1.8 – 3.3
1.8 – 3.3
1.8 – 3.3
1.8 – 3.3
1.8 – 3.3
1.8 – 3.3
V
CCJ
Range
(V)
2.5 – 3.3
2.5 – 3.3
2.5 – 3.3
2.5 – 3.3
2.5 – 3.3
2.5 – 3.3
Packages
VO20/VOG20
VO20/VOG20
VO20/VOG20
VO48/VOG48
FS48/FSG48
VO48/VOG48
FS48/FSG48
VO48/VOG48
FS48/FSG48
(1)
8 Mb PROMs that support Master Serial, Slave Serial,
Master SelectMAP, and Slave SelectMAP FPGA
configuration modes (Figure
2, page 2).
When driven from a stable, external clock, the PROMs can
output data at rates up to 33 MHz. Refer to
"AC Electrical
Characteristics," page 16
for timing considerations.
A summary of the Platform Flash PROM family members
and supported features is shown in
Table 1.
Program In-system
via JTAG
Serial
Config.
Parallel
Config.
Design
Revisioning
Compression
Notes:
1. XCF08P supports storage of a design revision only when cascaded with another XCFxxP PROM. See
"Design Revisioning," page 8
for details.
© Copyright 2003–2009 Xilinx, Inc. XILINX, the Xilinx logo, Virtex, Spartan, ISE, and other designated brands included herein are trademarks of Xilinx in the United States and
other countries. All other trademarks are the property of their respective owners.
DS123 (v2.17) October 26, 2009
Product Specification
www.xilinx.com
1